版權(quán)說(shuō)明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請(qǐng)進(jìn)行舉報(bào)或認(rèn)領(lǐng)
文檔簡(jiǎn)介
Deog-KyoonJeongSeoulNationalUniversityHigh-SpeedSerialLink1Deog-KyoonJeongHigh-SpeedSerIntroductionHigh-speedI/OoverviewHotdesignissuesDesignexamplesSummaryOutline2IntroductionOutline2IntroductionMoore’slawPerformance&densityimprovementindigitalsystem1001011021031041051061071081980198419881992199620002004Gatesdensity1001011021031041980198419881992199620002004CPUperformance3IntroductionMoore’slaw1001011IntroductionMoore’slaw1001011021031041980198419881992199620002004CPUperformanceMemoryaccess1001011021031041051061071081980198419881992199620002004GatesdensitySignalpinsGrowinggaplimitssystemperformance!!4IntroductionMoore’slaw1001011DigitalSystemPerformanceCommunication-boundComputation-boundPerformancebottleneckThecostofarithmeticoperationischeapnow“PentiumPro”10~20cycles/Arithmeticoperation70cycles/DRAMaccess“Pentium4”20~30cycles/Arithmeticoperation500~600cycles/DRAMaccess5DigitalSystemPerformanceCommComputingSystemHigh-speedI/OisneededeverywhereNorthBridgeCPUSouthBridgeMemoryGraphicDiskLANDisplaySwitchLocalI/OLongdistanceSAN6ComputingSystemHigh-speedI/OParallelBus&SerialLinkGroupdata(Bus)SourcesynchronousMatchedtraceParallelBusCoreI/OClockDataCoreI/OSerialLinkCoreI/OSerialDataCoreI/OSingletracePlesiochronousClockembeddedindataClock&datarecovery7ParallelBus&SerialLinkGrouParallelvs.SerialParallelBusSerialLinkHardwareComplexityLowHighLatencyShortLongSpeed~200Mbps/pin~10Gbps/pinormoreManufacturingCostHighLowWorldismovingtoward“seriallink”or“serial-link-likeparallelbus”!!8Parallelvs.SerialParallelBuSerialLinkArchitectureReceiverTransmitterPLLFramerPCSSerializerDeframerClockrecoveryChannelPCSDeserializerTransmitter+Receiver=Transceiver9SerialLinkArchitectureReceivLinkComponentPhaseDetectorLoop-FilterVoltage-ControlledOscillatorMCKi(fin)VctrerrorCKo(fout)Phase-lockedLoop(PLL)Frequencymultiplication:fout=M·finJitterfilterZero-delaybuffer10LinkComponentPhaseLoop-VoltagLinkComponentHigh-speed,lowvoltageswinginterfaceUsually,differentialSmallswing-~severalhundredsmVZ0Z0ChannelDCblockTermination(R=Z0)VTTVRRToCDRDriverLimitingamp11LinkComponentHigh-speed,lowLinkComponentClock&datarecovery(CDR)circuitsNRZPhaseDetectorLoop-FilterVoltage-ControlledOscillatorDiVctrerrorDoCKrDecisioncircuitDiDoCKr0110100100012LinkComponentClock&datarecLinkPerformanceMetricEyediagram&jitterRandombitsequenceTbitEyediagramTbitTiminguncertainty:JitterJitterhistogramIdealRealistic13LinkPerformanceMetricEyediaLinkPerformanceMetricEyediagramexample–Nearend&farendPLLFramerDeframerClockrecoveryChannel14LinkPerformanceMetricEyediaLinkPerformanceMetricBit-errorrate(BER)Inmostseriallinkstandards,BER<10-12isspecifiedEyediagramJitterhistogramRecoveredclockBiterror!!JitterPDF=
f(x)15LinkPerformanceMetricBit-errHigh-SpeedLinkStandardsNorthBridgeCPUSouthBridgeMemoryGraphicDiskLANDisplaySwitchLocalI/OSANDVILVDSEthernetSATASONET/SDHFibreChannelInfiniBandPCIExpressHyperTransportRDRAMXDR16High-SpeedLinkStandardsNorthIndustryRoadmaps0.1G1G10G100GData-rateEthernetSONET/SDHFastEthernetGigabitEthernet10GEthernetOC-48OC-192OC-768SATAOC-12XAUIGen1Gen2Gen3PCIExpressPCIe1.0PCIe2.0(?)FibreChannelFC-PI-1FC-PI-210GFCDVIVGAUXGASXGAYear2005,worldishere!!17IndustryRoadmaps0.1G1G10G100GDigitalVisualInterface(DVI)PCdisplay–CRT(analog)LCD(digital)DVI–DigitalVisualInterfaceAnalogDigital18DigitalVisualInterface(DVI)DigitalVisualInterface(DVI)TMDSTransitionminimizeddifferentialsignalingEMIreductionTMDSencoderPLLGraphiccontrollerTMDSdecoderPLLDisplaycontroller19DigitalVisualInterface(DVI)HighDefinitionMultimediaInterface(HDMI)HDMIHigh-definitionmulti-mediainterfaceDigitalvideo+multi-channelaudiointerfaceforconsumerelectronicsCompatiblewithDVI20HighDefinitionMultimediaIntSerialATA(SATA)NextgenerationATAbuswithinPCboxEliminatesfatATAcablesPoint-to-pointconnection–1.5G/3G/6GParallelATAcablingSerialATAcabling21SerialATA(SATA)NextgeneratiTransceiverChipDesignTechnologyCMOS,InP,GaAs,SiGe,BiCMOS…CMOSwillbetheeventualwinner–Lowcost,high-integritySpeedPowerconsumptionAreaLevelofintegrationMixed-signalSoC–Seriallinkinterface+digitalcircuitryTrade-off!!22TransceiverChipDesignTechnolHotDesignIssuesPLLFramerDeframerClockrecoveryCMOSseriallinktransceiver23HotDesignIssuesPLLFramerDefrHotDesignIssuesPLLFramerDeframerClockrecoveryCMOSseriallinktransceiverPrecise-timinggeneration-High-frequency,lowjitterPLLHigh-performanceCDR-High-speedNRZPD-VariousCDRarchitecturesHigh-speedCMOScircuits-Logicgates,analogbufferChannellosscompensation-Equalizer24HotDesignIssuesPLLFramerDefrPreciseTiminggenerationVCOnoisePLLjitterDataeyejitterLownoise,high-frequencyVCOisrequiredPhaseDetectorLoop-FilterVoltage-ControlledOscillatorMCKi(fin)VctrerrorCKo(fout)25PreciseTiminggenerationVCOnVoltage-ControlledOscillatorPoorNoiseGoodLowFrequencyHighWideTuningrangeNarrowLowCostHighRingoscillatorMstagesdMTf21=Td=C·V/ILCtankoscillatorParasiticresistanceNegativegmOn-chipspiralLOn-chipvaractorvarLCfp21=26Voltage-ControlledOscillatorPHigh-SpeedCMOSCircuitsCurrent-modelogic(CML)ZLNMOSLogicRR+LR+T-coilCMOSlogicNMOSPull-downPMOSPull-upComplementaryIntermediateSpeedFastSmallAreaLargeSmallPowerconsumptionLargeHigh-speedlogicgates27High-SpeedCMOSCircuitsCurrenHigh-SpeedCMOSCircuitsHigh-speedbufferwithon-chipinductorShuntpeaking–InsertsazeroathighfrequencySeriespeaking–IsolatesthebufferoutputnodefromloadcapacitanceNormalShuntpeakingShuntpeakingShuntseriespeakingSeriespeakingShuntdouble-seriespeakingSeriespeaking28High-SpeedCMOSCircuitsHigh-sHigh-SpeedCDR–NRZPDHoggephase-detector–LinearPDFull-rateoperationMatchedup/downwhenlocked–LessnoisyDQDQDNUPCKDABDCKABUPDNAreadifferencePhaseerrorVeryshortpulse!!Phaseerror–Clockearly29High-SpeedCDR–NRZPDHoggepHigh-SpeedCDR–NRZPDAlexanderphase-detector–BinaryPDWithmulti-phaseclock–TimeinterleavingBang-bangcontrol–NoisyD0D1ABTClockearlyD0D1ABTClocklateUPDNDQDQDQDQBADNUPTCKD30High-SpeedCDR–NRZPDAlexandHigh-SpeedCDR–ArchitecturesPLL-basedCDR1PLL/channel–PrecisephasecontrolSuitableforhigh-speed,high-performancesystemNRZPhaseDetectorLoop-FilterVoltage-ControlledOscillatorDiVctrerrorDoCKrDecisioncircuitEitherlinearorbinary31High-SpeedCDR–ArchitecturesChannelLossBand-limitedchannelBondingwire,PCBtrace,connector,cable…SkineffectDielectricloss32ChannelLossBand-limitedchannChannelLossEffectInter-symbolinterference(ISI)00010111Time-4TB-3TB-2TB-TBTB2TB3TB4TB0Amplitude33ChannelLossEffectInter-symboChannelLossCompensationTX–Pre-emphasisWithpre-emphasisWithoutpre-emphasis34ChannelLossCompensationTX–ChannelLossCompensationRX–EqualizationContinuoustimeequalizergDinDoutHigh-passfilterCapacitivedegeneration35ChannelLossCompensationRX–DesignExamples40GbpstransmitterProcess–0.13CMOSPower–2.8WArea–2.53.6mm2Features20Gstanding-waveVCOShunt-doubleseriespeakingat10/20/40GbuffersActivefeedbackat20Gdivider410on-chipspiralinductors36DesignExamples40GbpstransmitDesignExamples40Gtransmitter–StandingwaveVCOVaractors37DesignExampl
溫馨提示
- 1. 本站所有資源如無(wú)特殊說(shuō)明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請(qǐng)下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請(qǐng)聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁(yè)內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒(méi)有圖紙預(yù)覽就沒(méi)有圖紙。
- 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
- 5. 人人文庫(kù)網(wǎng)僅提供信息存儲(chǔ)空間,僅對(duì)用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對(duì)用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對(duì)任何下載內(nèi)容負(fù)責(zé)。
- 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請(qǐng)與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對(duì)自己和他人造成任何形式的傷害或損失。
最新文檔
- 屋面防水課件教學(xué)課件
- 2024年度大數(shù)據(jù)中心建設(shè)與運(yùn)維合同
- 2024年度供應(yīng)鏈管理與融資合同
- 2024年度CRM系統(tǒng)升級(jí)合同:增強(qiáng)銷(xiāo)售合同管理功能
- 2024年度5G基站建設(shè)施工合同
- 2024年建筑工程環(huán)保分包合同
- 2024上海市室內(nèi)裝修合同協(xié)議書(shū)范本
- 2024年度企業(yè)合規(guī)性檢查與咨詢(xún)服務(wù)合同
- 2024年夫妻財(cái)產(chǎn)清算協(xié)議
- 2024天然氣管網(wǎng)運(yùn)營(yíng)管理合同
- 文印競(jìng)標(biāo)合同范本
- 2024年廣東省深圳市中考?xì)v史試題
- 2024至2030年全球及中國(guó)強(qiáng)光手電筒行業(yè)發(fā)展現(xiàn)狀調(diào)研及投資前景分析報(bào)告
- 2024年秋新教材北師大版一年級(jí)數(shù)學(xué)上冊(cè)全冊(cè)課件
- 加氣站質(zhì)量管理手冊(cè)樣本
- 2019版外研社高中英語(yǔ)必選擇性必修一-四單詞
- 古樹(shù)名木養(yǎng)護(hù)復(fù)壯技術(shù)規(guī)范
- 2025年日歷英文版縱向排版周一開(kāi)始
- S7-1200PLC技術(shù)及應(yīng)用 課件 項(xiàng)目17 步進(jìn)電機(jī)控制
- 《生物技術(shù)制藥》課程介紹與教學(xué)大綱
- 《現(xiàn)代農(nóng)業(yè)技術(shù)推廣》課件-第七組 農(nóng)民問(wèn)題專(zhuān)題調(diào)研
評(píng)論
0/150
提交評(píng)論