版權(quán)說(shuō)明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請(qǐng)進(jìn)行舉報(bào)或認(rèn)領(lǐng)
文檔簡(jiǎn)介
集成電路分析與設(shè)計(jì)第1講認(rèn)識(shí)集成電路設(shè)計(jì)及其設(shè)計(jì)過(guò)程2023/2/61《集成電路分析與設(shè)計(jì)》課程主要介紹什么內(nèi)容?CMOS數(shù)字集成電路(CMOSdigitalIC)IC的發(fā)展歷史及現(xiàn)狀(HistoryofIC)IC設(shè)計(jì)流程和方法(DesignprocessandMethodology)IC制造工藝技術(shù)(Fabricationprocess)ICEDA(CAD)工具使用(EDAtools)CMOS反相器設(shè)計(jì)(CMOSInverter)CMOS組合邏輯門設(shè)計(jì)(CombinationalLogicCircuit)CMOS時(shí)序邏輯電路設(shè)計(jì)(SequentialLogicCircuit)IC版圖設(shè)計(jì)(Layout)IC仿真技術(shù)(Simulation)存儲(chǔ)器電路設(shè)計(jì)介紹(MemoryCircuits)模擬IC設(shè)計(jì)介紹(AnalogIC)2023/2/62《集成電路分析與設(shè)計(jì)》課程信息課程性質(zhì):是一門專業(yè)基礎(chǔ)課程主要介紹CMOS數(shù)字集成電路設(shè)計(jì)的基礎(chǔ)知識(shí)共40課時(shí)(32理論課時(shí)+8實(shí)驗(yàn)課時(shí))完成4個(gè)實(shí)驗(yàn)對(duì)準(zhǔn)備從事IC行業(yè)的學(xué)生來(lái)講,本課程只是一個(gè)基礎(chǔ),還需要繼續(xù)深入學(xué)習(xí)更多關(guān)于IC設(shè)計(jì)的知識(shí),如數(shù)字IC深入,模擬IC,RFIC等。2023/2/63Project(選作內(nèi)容)完成一個(gè)44SRAM芯片的設(shè)計(jì)3人一組項(xiàng)目過(guò)程:A期中OralpresentationB期末OralpresentationC項(xiàng)目報(bào)告書一份D3人項(xiàng)目成績(jī)相同2023/2/65GradingPolicy課堂提問(wèn)和作業(yè)10%實(shí)驗(yàn)20%考試(開(kāi)卷)70%規(guī)則:(1)1個(gè)問(wèn)題和4次作業(yè),每次/個(gè)2分,共10分;(2)每個(gè)實(shí)驗(yàn)完成得5分,共20分;(3)點(diǎn)名1次不到,10分沒(méi)了;(4)抄作業(yè),抄實(shí)驗(yàn)報(bào)告,相應(yīng)分?jǐn)?shù)沒(méi)了;(5)請(qǐng)假規(guī)則:必須有正規(guī)請(qǐng)假手續(xù)和課前請(qǐng)假。2023/2/66
本課程推薦書目
教材中文版周潤(rùn)德等譯,數(shù)字集成電路設(shè)計(jì)透視第二版,電子工業(yè)出版社(JanM.Rabaey,etal.DigitalIntegratedCircuits,2nde,PrenticeHall,2004)參考書Sung-Mo(Steve)Kang,YusufLeblebici,CMOSDigitalIntegratedCircuitsAnalysis&Design,3rdEdition,McGraw-Hill2003R.JacobBaker,CMOSCircuitDesign,Layout,andsimulation,3rdEdition,Wiley,2010韓雁,集成電路設(shè)計(jì)CAD/EDA工具實(shí)用教程,機(jī)械工業(yè)出版社,20102023/2/67幾個(gè)常見(jiàn)縮略詞CMOS(complementarymetaloxidesemiconductor)IC(integratedcircuit)VLSI(verylargescaleintegrated)ULSI(ultra-largescaleintegrated)MOSFET(metaloxidesemiconductorfieldeffecttransistors)SPICE(simulationprogramwithintegratedcircuitemphasis)2023/2/69認(rèn)識(shí)集成電路和集成電路設(shè)計(jì)為什么需要集成電路?與以前的集成電路設(shè)計(jì)相比,為什么現(xiàn)在的集成電路設(shè)計(jì)出現(xiàn)了不同以及現(xiàn)在的集成電路設(shè)計(jì)遇到了哪些新的挑戰(zhàn)?未來(lái),集成電路將如何發(fā)展?2023/2/610為什么需要集成電路?Integrationreducesdevicesize(減小尺寸)Laptop,iPod,mp3,cellphone,...Integrationimprovesthedesign(提高性能)higherspeed;lowerpowerconsuption;morereliable.Integrationreducesmanufacturingcost(降低成本)BOM(BoardofMaterials)costreducesMassICproductionreducescost2023/2/611Moore’sLaw(1965)GordonMoore–IntelFounder“Thenumberoftransistorsonachipdoubledevery18to24months.”Electronics,April19,1965.GordonMooreIntelCo-FounderandChairmainEmeritusImagesource:IntelCorporation2023/2/613InformationRevolutionElectronicsystemincars.Electronicfinancialsystem:e-banking,e-money,e-stock,RFIDlablePersonalcomputing/entertainmentMedicalelectronicsystems.Internet:routers,firewalls,servers,storagesElectroniclibrary(Google,...)DVDR/W,HDTV,InteractiveTVIngeneral,consumerelectronicsetc...2023/2/614ChallengesofICDesignComplexity:Multi-milliontransistorsonasinglechip(smallersize/fasterspeed)Multipleandconflictingspecificationsforhighperformance(power/speed/throughput)Competition:ShortdesigntimeDesignTools:Multipletoolsinvolved,ComplexdesignflowAnalogBasebandDigitalBaseband(DSP+MCU)PowerManagementSmallSignalRFPowerRF2023/2/6152023/2/617TheTransistorRevolutionFirsttransistorBellLabs,1947J.Bardeen,W.Shockley,andW.Brattain(1956NobelprizeLaureate)2023/2/6181958年J.Kilby(TI)研制成功第一個(gè)集成電路1959年R.Noyce(Fairchild)第一個(gè)利用平面工藝制成集成電路TheFirstIntegratedCircuits2023/2/619
Intel4004Micro-Processor19702300transistors~1MHzoperation2023/2/621IntelPentium(IV)microprocessorPentium?4“Northwood”CommercialProduction:Year2001L=0.13μm6MLCuLow-kFC-PGA22023/2/622MOSFETTechnologyMOSFETtransistor-Lilienfeld(Canada)in1925andHeil(England)in1935CMOS–1960’s,butplaguedwithmanufacturingproblems(usedinwatchesduetotheirpowerlimitations)PMOSin1960’s(calculators)NMOSin1970’s(4004,8080)–forspeedCMOSin1980’s–preferredMOSFETtechnologybecauseofpowerbenefitsBiCMOS,Gallium-Arsenide,Silicon-GermaniumSOI,Copper-LowK,strainedsilicon,High-kgateoxide...2023/2/6231’’Waferin1964vs.300mm(12”)Waferin20032023/2/625IBMPowerPC970(130nm)20031.8Ghz58M118mm2ApplePowerG5,thefastestPCin2003,hasdualPPC970CPU2023/2/626TwochipsyouareseeingtodayMicroprocessorASIC(ApplicationSpecificIC)2023/2/627State-of-theArt:LeadMicroprocessors(uptodate)
Pentium4180nm(2001)1.7GHz42Mtransistors217mm2Pentium4130nm(2003)3.2GHz55MTransistors131mm2Pentium490nm(2004)3.4Hz125MTransistors112mm2Pentiumon65nm(2005/2006)250Million
Pentiumon45nm(2007)400to500Million(Alluse0.13umtechnologyexceptPentium4–Prescott,whichuses90nmtech)2023/2/629State-of-theArt:LeadMicroprocessors(uptodate)300mmwaferandPentium4IC.PhotoscourtesyofIntel.2023/2/630WhatADigitalDesignerNeedstoKnow...
“MicroscopicProblems”?Ultra-highspeeddesignInterconnect?Noise,Crosstalk?Reliability,Manufacturability?PowerDissipation?Clockdistribution.
“MacroscopicIssues”?Time-to-Market?MillionsofGates?High-LevelAbstractions?Reuse&IPAvailability?systemsonachip(SoC)
?Predictability?etc.2023/2/6312023/2/6322023/2/6332023/2/6342023/2/6352023/2/6362023/2/6372023/2/638>95%2023/2/639如何設(shè)計(jì)一個(gè)集成電路?2023/2/6402023/2/641TheVLSIdesignprocess工程的藝術(shù)Maybepartoflargerproductdesign.Majorlevelsofabstraction:specificationarchitecturelogicdesigncircuitdesignlayoutdesign2023/2/642MajorSegmentsofICIndustryFablessDesignHousesEDAToolsCompaniesDesignServiceCompaniesLibrary&IPProvidersDedicatedICManufacturers(Foundry)Post:EDA:ElectronicDesignAutomationIP:siliconIntellectualPropertyIDM:IntegratedDeviceManufacturerIntegratedservicePackaging&TestingHouses2023/2/643ASICDesignStylesFullCustomDesignFlowCircuitiscreatedbycomposingatransistornetlistSPICEsimulationisperformedtoverifythecircuitKnownas“capture-and-simulate”paradigmLayoutismostlydonemanuallyPopularforhigh-performancemicroprocessors&memoriesCell-BasedSynthesisFlowDesignisfirstdescribedbyHardwareDescriptionLanguage(e.g.,VerilogandVHDL)Basedonacelllibrary,netlistiscreatedbysynthesistoolsKnownas“describe-and-synthesize”paradigmLayoutcanbedonethroughautomatictools2023/2/644DetailedCustomDesignFlowBlockSpecification(FiniteStateMachine,ArithmeticExpression,BooleanExpression)LogicDesignGate-LevelNetlistTransistorNetlistTechnologyMappingSPICESimulationSPICEModelLayoutDesignLayoutLayoutRulesDesignRuleChecking(DRC)Layoutvs.SchematicCheck(LVS)Parasitic(orwiring)RCextractionPost-LayoutSPICESimulationCheckifSPECismet?Ifyes,done.Otherwise,gobacktooptimizethedesign2023/2/645ASimpleExample FunctionalityOne-bitbinaryfull-adderTechnology1mmn-wellCMOStechnologySpeedInputtooutputdelay<5nsArea<3000mm2PowerDissipation<1mWat5voltsand200MHzFull-adderABSumCarry_outSum=A⊕B⊕C=ABC+ABC+ABC+ACBCarry_out=AB+BC+CA(majorityfunction)BooleanDescriptionC2023/2/646LogicDesignLogicminimizationtrick:Thecarry_outsignalisusedtorealizethefunctionofsignalsum
inordertoreducetheoverallcircuitsize.Today’slogicsynthesistools(suchasDesignCompiler)incorporatingsomeadvancedalgorithms,isabletoperformautomaticlogicminimization.x=Carry_out#of‘1’sInA,B,C
Carry_out
Sum012300110101(A+B+C)x=>exactlyoneofA,B,Cis‘1’2023/2/647Transistor-LevelSchematicTechnologymappingManysimpleANDORgatesaremergedintoacomplexgate(oracellinthecelllibrary)TransistoraspectratiopMOS(W/L)isusuallylargerthannMOS(W/L),e.g.,2:1xyxyx=(AB+BC+CA)y=(A+B+C)x+ABC)2023/2/648InitialLayoutPost-layoutSPICEsimulationincludesthe“parasiticresistance&capacitance”ismoreaccuratethanthepre-layoutsimulation(pre-sim)Ratioofchannelwidths2:12023/2/649I/OSimulationWaveformsPropagationtimetPHLortPLHasdefinedaboveLow-to-highpropagationtime(傳播延時(shí))tPLH=8.2ns!
Gottogobacktooptimizethedesign!!!C(Carry_in)Sum2023/2/650OptimizedLayoutTransistorSizingchangestheaspectratios
(W/L)ofselectedtransistorsAlargeraspectratiomayleadtoahigherspeedWireSizingisalsomorerecentlyproposedPropagationDelay<5ns!2023/2/651FullCustomDesignExample(another)A/DPLAI/OcompRAMMetal1ViaMetal2I/OPadRandomlogic(standardcelldesign)2023/2/652Cell-BasedDesignFlowArchitecturedesignSystem-levelintegrationlayoutNoviolationMemorymoduleFunctionalmodelTestbenchRTLcoding&simulationRTLcodeCellLibrarysynthesisviewRTL-synthesis(DesignCompiler)NetlistphysicalviewPlace&Route(Apollo)LayoutviolationPost-LayoutTimingCheck(DesignTime)SDFSDF:standarddelayformat2
溫馨提示
- 1. 本站所有資源如無(wú)特殊說(shuō)明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請(qǐng)下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請(qǐng)聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁(yè)內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒(méi)有圖紙預(yù)覽就沒(méi)有圖紙。
- 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
- 5. 人人文庫(kù)網(wǎng)僅提供信息存儲(chǔ)空間,僅對(duì)用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對(duì)用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對(duì)任何下載內(nèi)容負(fù)責(zé)。
- 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請(qǐng)與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對(duì)自己和他人造成任何形式的傷害或損失。
最新文檔
- 2025中國(guó)一冶集團(tuán)限公司湖北分公司招聘80人高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025下半年福建寧德市古田縣事業(yè)單位招聘工作人員84人高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025下半年浙江省湖州市屬事業(yè)單位招聘163人歷年高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025下半年四川省蘆山縣事業(yè)單位招聘11人歷年高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025上海崇明區(qū)區(qū)管企業(yè)應(yīng)屆生統(tǒng)一招聘29人高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025上半年貴州遵義市播州區(qū)事業(yè)單位招聘選崗歷年高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025上半年四川資陽(yáng)市安岳縣招聘事業(yè)單位工作人員89人歷年高頻重點(diǎn)提升(共500題)附帶答案詳解
- 2025上半年四川樂(lè)山犍為縣招聘事業(yè)單位工作人員116人歷年高頻重點(diǎn)提升(共500題)附帶答案詳解
- 餐飲業(yè)裝修施工合同范本
- 非銀行金融機(jī)構(gòu)反洗錢盡職調(diào)查
- 解除限制消費(fèi)申請(qǐng)書
- 預(yù)制箱梁常見(jiàn)問(wèn)題以及處理方案
- 《建筑施工現(xiàn)場(chǎng)環(huán)境與衛(wèi)生標(biāo)準(zhǔn)》(JGJ146)
- 安徽省中小型水利工程施工監(jiān)理導(dǎo)則
- 標(biāo)準(zhǔn)鋼號(hào)和中國(guó)鋼號(hào)對(duì)照表.doc
- 汽車整車廠和動(dòng)力總成廠房火災(zāi)危險(xiǎn)性分類
- 7實(shí)用衛(wèi)生統(tǒng)計(jì)學(xué)總-國(guó)家開(kāi)放大學(xué)2022年1月期末考試復(fù)習(xí)資料-護(hù)理本復(fù)習(xí)資料
- 制漿造紙廠樹(shù)脂沉積的機(jī)理及其控制_圖文
- 單片機(jī)倒計(jì)時(shí)秒表課程設(shè)計(jì)報(bào)告書
- 某銀行裝飾裝修工程施工進(jìn)度計(jì)劃表
- 六年級(jí)分?jǐn)?shù)乘法簡(jiǎn)便運(yùn)算練習(xí)題
評(píng)論
0/150
提交評(píng)論