Lattice LatticeECP3 PCIE橋接解決方案_第1頁(yè)
全文預(yù)覽已結(jié)束

下載本文檔

版權(quán)說(shuō)明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請(qǐng)進(jìn)行舉報(bào)或認(rèn)領(lǐng)

文檔簡(jiǎn)介

1、lattice latticeecp3 pcie橋接解決方案the latticeecp3 (economy plus third generation) family of devices is optimized to deliver high perfor-mance features such as an enhanced architecture, high speed serdes and high speed source synchronous interfaces in an economical fpga fabric. this combination is achiev

2、ed through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. the latticeecp3 device family expands look-up-table (lut) capacity to 149k logic elements and supports up to 586 user i/os. the latticeecp3 device

3、 family also offers up to 320 18x18 multipliers and a wide range of parallel i/o standards. the latticeecp3 fpga fabric is optimized with high performance and low cost in mind. the latticeecp3 devices utilize reconfigurable sram logic technology and provide popular building blocks such as lut-based

4、logic, distrib-uted and embedded memory, phase locked loops (plls), delay locked loops (dlls), pre-engineered source synchronous i/o support, enhanced sysdsp slices and advanced configuration support, including encryption and dual-boot capabilities. the pre-engineered source synchronous logic implem

5、ented in the latticeecp3 device family supports a broad range of interface standards, including ddr3, xgmii and 7:1 lvds. the latticeecp3 device family also features high speed serdes with dedicated pcs functions. high jitter toler-ance and low transmit jitter allow the serdes plus pcs blocks to be

6、configured to support an array of popular data protocols including pci express, smpte, ethernet (xaui, gbe, and sgmii) and cpri. transmit pre-empha-sis and receive equalization settings make the serdes suitable for transmission and reception over various forms of media. the latticeecp3 devices also

7、provide flexible, reliable and secure configuration options, such as dual-boot capa-bility, bit-stream encryption, and transfr field upgrade features. the lattice diamond and isplever design software allows large complex designs to be efficiently imple-mented using the latticeecp3 fpga family. synth

8、esis library support for latticeecp3 is available for popular logic synthesis tools. diamond and isplever tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the latticeecp3 device. the tools extract the timing from the routin

9、g and back-annotate it into the design for timing verification. lattice provides many pre-engineered ip (intellectual property) modules for the latticeecp3 family. by using these configurable soft core ips as standardized blocks, designers are free to concentrate on the unique aspects of their desig

10、n, increasing their productivity.latticeecp3器件主要特性:higher logic density for increased system integration17k to 149k luts116 to 586 i/osembedded serdes150 mbps to 3.2 gbps for generic 8b10b, 10-bit serdes, and 8-bit serdes modesdata rates 230 mbps to 3.2 gbps per channel for all other protocolsup to

11、16 channels per device: pci express, sonet/sdh, ethernet (1gbe, sgmii, xaui), cpri, smpte 3g and serial rapidiosysdsp fully cascadable slice architecture12 to 160 slices for high performance multiply and accumulate&8226owerful 54-bit alu operationstime division multiplexing mac sharingrounding and t

12、runcationeach slice supportsflexible memory resourcesup to 6.85mbits sysmem embedded block ram (ebr)36k to 303k bits distributed ramsysclock analog plls and dllstwo dlls and up to ten plls per devicepre-engineered source synchronous i/oddr registers in i/o cellsdedicated read/write levelling functio

13、nalitydedicated gearing logicsource synchronous standards supportdedicated ddr/ddr2/ddr3 memory with dqs supportoptional inter-symbol interference (isi) correction on outputsprogrammable sysi/o buffer supports wide range of interfaceson-chip terminationoptional equalization filter on inputslvttl and

14、 lv 33/25/18/15/12sstl 33/25/18/15 i, iihstl15 i and hstl18 i, ii&8226ci and differential hstl, sstllvds, bus-lvds, lvpecl, rsds, mlvdsflexible device configurationdedicated bank for configuration i/osspi boot flash interfacedual-boot images supportedslave spitransfr i/o for simple field updatessoft e

溫馨提示

  • 1. 本站所有資源如無(wú)特殊說(shuō)明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請(qǐng)下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請(qǐng)聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁(yè)內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒(méi)有圖紙預(yù)覽就沒(méi)有圖紙。
  • 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
  • 5. 人人文庫(kù)網(wǎng)僅提供信息存儲(chǔ)空間,僅對(duì)用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對(duì)用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對(duì)任何下載內(nèi)容負(fù)責(zé)。
  • 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請(qǐng)與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對(duì)自己和他人造成任何形式的傷害或損失。

最新文檔

評(píng)論

0/150

提交評(píng)論